emin

Lecroy WaveRunner 604Zi 示波器(400Mhz,10Gsa / s,4 Ch)

  • 制造商: LECROY
    Model: 604Zi
    • 报价要求 报价要求
  • 价格合理详情请致电

    热线:   (+84) 966520220

    电话:  +84 (24) 62923267


      

Vertical System

Nominal Analog Bandwidth @ Ω 50 10 mV-1 V/div 400 MHz
(≥2 mV/div)
Rise Time (10–90%) 875 ps (typical)
Rise Time (20–80%) 650 ps (typical)
Input Channels 4
Bandwidth Limiters 20MHz,200MHz
Input Impedance 50 Ω±2% or 1 MΩ||17pF, 10 MΩ || 9.5 pF with supplied Probe
Maximum Input Voltage 50 Ω: 5V RMS ± 10V peak
1 MΩ: 400 V max. (DC + peak AC < 10 kHz)
Channel-Channel Isolation > 100:1 up to rated BW
Vertical Resolution 8 bits; up to 11 bits with enhanced resolution (ERES)
Sensitivity 50 Ω:1 mV/div - 1 V/div, fully variable
1 MΩ: 1 mV/div - 10 V/div, fully variable
DC Vertical Gain Accuracy (Gain Component of DC Accuracy) ±1% F.S. (typical), offset at 0V; ±1.5% F.S. (test limit), offset at 0V
Offset Range 50 Ω:
±1.6 V @ 2 mV - 4.95 mV
±4 V @ 5mV - 9.9 mV
±8 V @ 10mV - 19.8 mV
±10 V @ 20mV - 1V
1 MΩ:
±1.6 V @ 2 mV - 4.95 mV
±4 V @ 5mV - 9.9 mV
±8 V @ 10mV - 19.8 mV
±16 V @ 20mV - 140 mV
±80 V @ 142mV - 1.4 V
±160 V @ 1.42mV - 10V
DC Vertical Offset Accuracy ±(1.5% of offset setting +1% of full scale + 1 mV) (test limit)
 

Horizontal System

Clock Accuracy ≤1.5 ppm +(aging of 0.5 ppm/yr from last calibration)
Trigger and Interpolator Jitter ≤ 4 psrms (typical)
<0.1 ps="" sub="">rms (typical, software assisted)
 

Acquisition System

Single-Shot Sample Rate/Ch 10 GS/s on 4Ch
20 GS/s on 2 Ch
Memory Options (4 Ch / 2 Ch / 1Ch) S-32 Option:
32M / 64M / 64M
(15,000)
M-64 Option:
64M / 128M / 128M
(15,000)
Standard Memory (4 Ch / 2 Ch / 1Ch) (Number of Segments) 16 M / 32 M / 32M
(4,500)
 

Acquisition Processing

Enhanced Resolution (ERES) From 8.5 to 11 bits vertical resolution
 

Triggering System

Trigger Sensitivity with Edge Trigger ProBus Inputs 2 div @ < 400 MHz
1.5 div @ < 200 MHz
0.9 div @ <10 mhz="" br=""> (DC, AC, and LFRej coupling, ≥ 10 mV/div, 50 Ω)
Max. Trigger Frequency, SMART Trigger 400 MHz @ ≥ 10 mV/div
(minimum triggerable width 1.9 ns)
 

High Speed Serial Protocol Triggering

Data Rates 320 Mb/s - 3 Gb/s
Pattern Length 80 bits, NRZ or 8b10b
Clock Recovery Jitter 1 ps rms + 0.3% Unit Interval rms for PRBS data patterns with 50% transition density
Hardware Clock Recovery Loop BW PLL Loop BW = Fbaud/5500, 100 Mb/s to 2.488 Gb/s (typical)
 

LeCroy WaveStream™ Fast Viewing Mode

Max Sampling Rate 10 GS/s (20 GS/s when interleaved)

 

Chi tiết

Vertical System

Nominal Analog Bandwidth @ Ω 50 10 mV-1 V/div 400 MHz
(≥2 mV/div)
Rise Time (10–90%) 875 ps (typical)
Rise Time (20–80%) 650 ps (typical)
Input Channels 4
Bandwidth Limiters 20MHz,200MHz
Input Impedance 50 Ω±2% or 1 MΩ||17pF, 10 MΩ || 9.5 pF with supplied Probe
Maximum Input Voltage 50 Ω: 5V RMS ± 10V peak
1 MΩ: 400 V max. (DC + peak AC < 10 kHz)
Channel-Channel Isolation > 100:1 up to rated BW
Vertical Resolution 8 bits; up to 11 bits with enhanced resolution (ERES)
Sensitivity 50 Ω:1 mV/div - 1 V/div, fully variable
1 MΩ: 1 mV/div - 10 V/div, fully variable
DC Vertical Gain Accuracy (Gain Component of DC Accuracy) ±1% F.S. (typical), offset at 0V; ±1.5% F.S. (test limit), offset at 0V
Offset Range 50 Ω:
±1.6 V @ 2 mV - 4.95 mV
±4 V @ 5mV - 9.9 mV
±8 V @ 10mV - 19.8 mV
±10 V @ 20mV - 1V
1 MΩ:
±1.6 V @ 2 mV - 4.95 mV
±4 V @ 5mV - 9.9 mV
±8 V @ 10mV - 19.8 mV
±16 V @ 20mV - 140 mV
±80 V @ 142mV - 1.4 V
±160 V @ 1.42mV - 10V
DC Vertical Offset Accuracy ±(1.5% of offset setting +1% of full scale + 1 mV) (test limit)
 

Horizontal System

Clock Accuracy ≤1.5 ppm +(aging of 0.5 ppm/yr from last calibration)
Trigger and Interpolator Jitter ≤ 4 psrms (typical)
<0.1 ps="" sub="">rms (typical, software assisted)
 

Acquisition System

Single-Shot Sample Rate/Ch 10 GS/s on 4Ch
20 GS/s on 2 Ch
Memory Options (4 Ch / 2 Ch / 1Ch) S-32 Option:
32M / 64M / 64M
(15,000)
M-64 Option:
64M / 128M / 128M
(15,000)
Standard Memory (4 Ch / 2 Ch / 1Ch) (Number of Segments) 16 M / 32 M / 32M
(4,500)
 

Acquisition Processing

Enhanced Resolution (ERES) From 8.5 to 11 bits vertical resolution
 

Triggering System

Trigger Sensitivity with Edge Trigger ProBus Inputs 2 div @ < 400 MHz
1.5 div @ < 200 MHz
0.9 div @ <10 mhz="" br=""> (DC, AC, and LFRej coupling, ≥ 10 mV/div, 50 Ω)
Max. Trigger Frequency, SMART Trigger 400 MHz @ ≥ 10 mV/div
(minimum triggerable width 1.9 ns)
 

High Speed Serial Protocol Triggering

Data Rates 320 Mb/s - 3 Gb/s
Pattern Length 80 bits, NRZ or 8b10b
Clock Recovery Jitter 1 ps rms + 0.3% Unit Interval rms for PRBS data patterns with 50% transition density
Hardware Clock Recovery Loop BW PLL Loop BW = Fbaud/5500, 100 Mb/s to 2.488 Gb/s (typical)
 

LeCroy WaveStream™ Fast Viewing Mode

Max Sampling Rate 10 GS/s (20 GS/s when interleaved)
  • 质量承诺
  • 正品保修
  • 送货到家
  • 交易简单化

注册收新闻 - 获得优惠活动的机会